Detection of series arcs using load side voltage drop for protection of low voltage DC Systems

Shekhar, Aditya; Ramírez Elizondo, Laura; Bandyopadhyay, Soumya; Mackay, Laurens; Bauer, Pavol

DOI
10.1109/TSG.2017.2707438

Publication date
2018

Document Version
Accepted author manuscript

Published in
IEEE Transactions on Smart Grid

Citation (APA)

Important note
To cite this publication, please use the final published version (if applicable).
Please check the document version above.
Abstract—Low voltage dc distribution grids face issues associated with arc faults, aggravated by the absence of current zero crossing. The focus of this work is to comprehensively develop a method of series arc fault detection at the load side power electronics, based on the electrode dependent initial voltage drop occurring at the arc initiation. The proposed arc detection algorithm is described along with the structure and time constants of the designed bandpass filter. The operational boundaries of the arc detection algorithm are defined for copper electrodes depending on the set threshold voltage and the system parameters, like grid inductance, resistance and the load capacitance. Further, the detection time and the zone of guaranteed positive detection are depicted. These are validated through test simulations on the state space model of the system. Finally, experimental validation of the proposed scheme is carried out, wherein, a series arc is generated in the dc circuit and the programmed micro-controller provides a real time signal upon detecting the arcing event. The results on variation in detection time with set threshold voltage is also presented experimentally.

Index Terms—arcs, boundaries, dc, detection, distribution grids, elimination, experimental, faults, low voltage, microgrids, operational, protection, safety, selectivity, series.

I. INTRODUCTION

Modern power utility grids are contemplating an operational shift towards adopting dc microgrids, in order to benefit from the seamless and efficient integration between sources (PV panels, fuel cells), storage (batteries, super-capacitors) and loads (datacentres, electric vehicles (EV), heat pumps) that are predominantly dc in nature or require an intermediate dc conversion stage (wind farms) [1], [2].

Apart from system level efficiency, dc microgrids are favourable because of the high controllability, flexibility and better availability due to easy interconnected meshing without synchronization requirements [1], [3]. However, protection of dc microgrids is less mature and demands greater research attention. Sensitive detection, differentiation and selective clearance of parallel and series dc arc faults is one of the important protection aspects. As compared to ac microgrids, dc distribution systems are more susceptible to sustained arcs due to the absence of current zero crossing [4], [5].

A. Arc Occurrence and Impact in dc Microgrids

Both series and parallel dc arc faults occur in microgrids due to cable wear and tear, short circuits, loose connectors as well as unintentional unplugging of energized loads by the users. Series arc faults can be dangerous from perspective of failed or delayed tripping of circuit breakers in response to such low current faults [6], causing permanent equipment damage. DC arc faults may sustain themselves and can be a cause of fire hazards, the probability of which increases as the lifetime of installed dc based systems such as photovoltaic (PV) panels increases [7]. Rapid anticipated evolution in the number of EVs and their synergistic integration with PVs [8] will fuel the rise of dc based nanogrid workplaces. As higher automotive dc network voltages are being preferred more and more, it is observed that the probability of the occurrence of arc faults will become significant [9]. Thereby, unintended unplugging of energized loads will bring the danger of sustained series arcs close to the residential end users.

Performance impact of arc faults at different dc microgrid locations and their implications on controller protection algorithms is explored in [10]. For example, for a constant power load, an input side series arc fault can actually increase the arc current in response to a drop in input voltage [4]. The problem with unintentional unplugging of home appliances in a residential dc distribution system is highlighted in [11].

B. Arc Behaviour, Mitigation Techniques & Their Limitations

Series arcs are created in a network when two electric contacts are pulled apart while conducting current [12]. The inductance in the circuit favours the continuation of current flow which vaporizes the metal at the microscopic contact points just before the electrodes completely separate, thereby creating high temperature, conductive path of metal fumes and electrons. Thus, being essentially a current phenomenon, electric arcs can be created at much lower system voltages as against high voltages required for arc ignition across currentless open contacts [13].

Sustained and stable arcs occur when the arc voltage is lower than the system voltage while enough to maintain a current of 0.5 A [5], [13]. The arc voltage has two components: a) The electrode dependent constant voltage drop of about 11-14 V and b) arc current and electrode gap length dependent channel voltage drop. However, being a stochastic process, high frequency variations in conductivity of arc plasma channel occurs resulting in the high frequency noise signature in the electrical characteristics of the arc [13]. Based on the electrical as well as physical properties, several mitigation techniques exist, that have their own advantages and limitations.

- Based on simple voltage and current measurements at two different locations in the network, a protection zone
is defined [9]. This detection technique can identify series arcing through voltage difference $\Delta V$ and parallel arcing with $\Delta I$ and is robust towards noise. However, communication requirement is expensive and unreliable.

- Arc faults in 42 V automotive dc networks are detected using current shunt that identifies the rate change of current as an arcing event beyond a set threshold [14]. Apart from being vulnerable to noise, this method is susceptible to system parameters and load current variations.
- Centralized AFCI devices, particularly in PV systems, associate the high frequency (1/f) pink noise signature [15] superimposed on the dc current with arcing. This method cannot provide selective localized action to isolate the fault. It is also vulnerable to other high frequency noise sources like antenna effects, crosstalk and switching noise. Further, series and parallel arcs cannot be differentiated as their noise signature is similar [16].
- Mechanical approaches towards arc mitigation involve specially designed switches that reduce the possibility of arc ignition and also shield the users from the active arc. This method is prone to wear and tear.
- Acoustic detection is proposed for large battery systems [17]. It is shown that there is no specific frequency signature, which extends from 20 to 200 kHz and is vulnerable to other audible noises in the environment. Therein, the time signature is used to identify arcing. However, the performance is sensor dependant. In localized areas such as switchboards where arcing is expected, acoustic methods maybe used [18].
- Optical detection of arc flashes is proposed as a rapid detection method [19]. It is highlighted that detection can be as fast as 1 ms and tripping can be within 2 ms if a dedicated solid state breaker is used. However, this scheme needed secondary information such as over-current in order to avoid spurious triggering from surrounding light. For series arcs, this is not possible because variation in current is minimal.

Discussed on available arc detection technologies, including optical, pressure, temperature and current based sensing [20], it is noted that no single scheme can address all safety concerns. This is particularly true for series arcing.

In a previous work, we proposed a novel series arc extinction scheme based on monitoring the load voltage for a sudden drop of a specific electrode dependent magnitude associated with a series arcing event [4]. A refined algorithm was further developed in [21]. Limitations of the scheme, particularly its dependence on system parameters, was highlighted in [22]. Authors had concluded that the boundary of positive detection, detection time and set points must be clearly defined in future work. Experimental validation of the developed concept by showing real time arc detection was recognized to be important.

C. Research focus and Contributions

The focus of this work is to develop a protection application in low voltage dc (LVdc) microgrids in order to mitigate the problems related to series arcing by performing load-side voltage drop detection using the power electronic device at the load-side. The proposed method is robust towards both low and high frequency noise and is able to provide a selective action. With proper coordination with central high frequency noise signature based AFCI devices, differentiation between series and parallel arcs can also be achieved.

The following research objectives are addressed in this publication:

- Determining the set-point for threshold detection voltage ensuring sensitivity while avoiding spurious triggering due to low frequency grid voltage fluctuations.
- Obtaining insight on the detection time and its variation with threshold voltage and circuit parameters.
- Defining the operational boundaries of the arc detection algorithm depending on the system parameters like grid inductance, resistance and the load capacitance.
- Validating that the algorithm successfully operates in practice by carrying out real time experimental detection of series arcs.

Section II gives a background of the designed algorithm proposed for detecting and extinguishing series arcs using load side power electronics.

In Section III, a detection map is developed by simulating the interplay of varying grid parameters and set threshold voltages. For obtaining conservative results, the input that is representative of worst case arc characteristics is chosen. Insight on detection time is offered and boundary of positive detection is defined. To gain trust on the obtained boundaries, test simulations and experimental detection results are offered for arcing constant power loads.

Section IV validates the developed scheme through real time series arc detection on the designed experimental set up. Insight into sensitivity with threshold detection voltages as well as speed of detection is offered through measurements.

Finally, the key contributions of the paper are summarized in Section V and the main quantified findings are reiterated.

II. BACKGROUND ON THE DESIGNED DETECTION SCHEME

The proposed series arc detection algorithm monitors the load voltage $V_{\text{load}}$ depicted in the equivalent circuit in Fig. 1 (a). When an arc is initiated, a voltage drop occurs at the load side as shown in Fig. 1 (b). This is a response corresponding to the initial arc voltage injected in the circuit as a step input. The stochastic initial arc voltage is dependent on the electrode material. For copper electrodes, the mean value is empirically determined to be about 13.3 V [23], [24].

The delayed build up, oscillatory behaviour and overshoot in the load voltage observed in Fig. 1 (b) is due to the presence of inductance and capacitance in the circuit. In fact the magnitude of circuit parameters can strongly influence the response of load voltage to the arc voltage step drop, thereby affecting the performance of the designed detection algorithm, which is discussed in Section III.

The flow diagram depicting the proposed series arc detection algorithm is shown in Fig. 1 (c). The bandpass filter is designed with time constants such that spurious triggering corresponding to the variations in load voltage is avoided. These variations can be associated with:
A. Dependence on Arc Characteristics

The response of the algorithm is highly dependant on the arc characteristics. Apart from being stochastic, the electrical characteristics of the arc are dependent on electrode material, separation speed, current and gap length as shown in Fig. 2. Interpolation is used between empirically determined arc voltage points from arc current and gap length defined in [24].

Fig. 2: Choice of arc response for defining detection boundaries.

A lower arc current and a faster electrode separation would ensure greater injected arc voltage and thereby result in a higher load voltage drop. The "critical detection time" is defined as the time range in which the detection algorithm is expected to operate (less than 10 ms). We chose a step of 13.3 V to define the operational boundaries, which reflects the worse case scenario. This is because the arc voltage is a summation of this initial electrode dependent voltage and the voltage component due to arc channel resistance, which is dependent on gap length and circuit current. If the designed algorithm is able to detect this step, it will be able to provide positive detection for any current and gap speed magnitude, thereby ensuring that the defined boundaries are as conservative as possible.

Fig. 3: Magnitude response of load side voltage for different grid inductance and input capacitance values.
B. Dependence on Grid Parameters

The magnitude response of the load side voltage ($V_{\text{load}}$) for the equivalent circuit of Fig. 1(a) with varying inductance and capacitance is depicted in Fig. 3. The cut-off voltage and magnitude response depend on the natural frequency ($f_0 = \frac{1}{2\pi\sqrt{LC}}$) and the damping factor ($\alpha = \frac{R}{2L}$). The magnitude response of the load side voltage ($V_{\text{load}}$) to input voltage ($V_{\text{dc}}$) corresponding to Fig. 1 (a) is given by (1). Herein, the frequency of input is $\omega = 2\pi f$, natural frequency is $\omega_0 = 2\pi f_0$ and the quality factor $Q$ is given by $\frac{\omega_0}{2\alpha}$.

$$\left| \frac{V_{\text{load}}}{V_{\text{dc}}} \right| = \frac{1}{\sqrt{1 - \left( \frac{\omega}{\omega_0} \right)^2 + \left( \frac{\omega}{Q\omega_0} \right)^2}}$$

It can be observed that above the natural frequency, the magnitude gets attenuated and the step response to an event such as arcing will contain the frequency spectrum which is below this value. It is also worth noting that with lower $Q$ factor corresponding to higher damping resistance, attenuation is also observed for frequencies below the cut off point.

With increase in quality factor ($Q = \frac{1}{R\sqrt{LC}}$), the maximum voltage computed at the output of discrete bandpass filter increases when the natural frequency is close to the frequency bandwidth of the filter [22].

In the subsequent subsection, the impact of the attenuation of chosen step on the designed algorithm output is simulated to develop a map depicting the detection speed and reliability for different threshold set-points for varying circuit parameters. This map will be used to define the operating boundaries of the detection scheme.

C. Detection Map for Varying Configurations

Fig. 4 shows the detection time for minus 13.3 V step in input for different threshold voltages with filter bandwidth of 150 Hz-1.5 kHz. The black regions show the simulation points where no arc can be detected for the corresponding set threshold value. Herein, the quality factor was varied from 0.25 to 10 in steps of 0.25 and frequency was varied from 100 Hz to 10 kHz in steps of 100 Hz. Following can be observed:

- The detection time decreases with increasing natural frequency until it saturates to a low value towards the outer limit of the filter band.
- At very low natural frequency, there is no detection for any quality factor or set threshold voltage because the circuit attenuates the higher frequencies where the filter is sensitive. Further, the bandpass filter itself is designed to attenuate below 150 Hz.
- For very low quality factor (much less than 1), there is no detection when the natural frequency is within the range of filter bandwidth due to the high damping effect depicted in Fig. 3. For very high frequencies, this damping effect is pushed outside the frequency spectrum to which the bandpass filter is sensitive, while the step signal components in the frequency spectrum for detection is not affected.
• With higher set detection threshold voltage, the detection boundary confines around the natural frequencies corresponding to the filter bandpass. Threshold voltages of 8 V and 9 V are detected in this region due to the amplifying effect of a quality factor greater than unity. In other words, the boundaries for these thresholds are a result of interaction of filter attenuation and the amplification/damping of the specific frequency components of the step input about the natural frequency based on the quality factor.
• Threshold voltage of 6 V and 7 V is detectable for a wide range of frequency spectrum and quality factors. This is because the signal components of 13.3 V step within the frequency spectrum of the bandpass filter add up to a value greater than 7 V. In other words, amplifying effect of quality factor greater than unity is not needed to reach the threshold and also there is some margin to accommodate damping when the quality factor is below unity.

Hence, threshold voltage of 6 V is the most favourable to ensure arc detection for varied grid inductances and load side capacitances. Making the detection sensitive when the natural frequency is below 150 Hz is not possible, because we want to avoid spurious triggering due to grid side voltage fluctuations at this frequency and the bandpass filter is designed to cater to this need.

Insensitivity to arc detection when quality factor is very low and the natural frequency lies with the frequency spectrum of filter can be avoided by setting the threshold voltage lower than 6 V. However, this decision must be taken after careful consideration to avoid spurious triggering due to noise in the system. In the subsequent section, the boundaries of guaranteed positive detection are defined for a set threshold of 6 V so as to ensure that the magnitude of critical quality factor and natural frequency is not violated.

D. Boundary for Maximum Load Capacitance

Fig. 5 shows the stringent boundary of operation for a set threshold of 6 V, depicting the zone of guaranteed positive detection (green) for the maximum load capacitance value corresponding to the grid inductance independent of the resistance magnitude.

In other words, if the capacitance in the load side power electronics is lower than the depicted maximum, then the designed algorithm will always detect the arc for the corresponding grid inductance irrespective of the circuit quality factor.

As the quality factor of the R-L-C circuit increases, the zone of positive detection increases, as depicted in Fig. 6. This is due to the fact that the load voltage is less attenuated by the R-L-C circuit in the sensitive frequency spectrum.

E. Testing the Validity of Defined Boundaries

Different dc arc models are discussed in [24]–[27]. The complete state space model developed in [4], [22] along with the designed algorithm [21] was simulated to test the theoretical validity of the defined boundaries as shown in Fig. 7.

Comparing Fig. 6 and Fig. 7, it can be observed that for 200 µH grid inductance and 0.5 quality factor, the former conservatively predicts the load capacitance detection boundary at 200 µF for a 6 V threshold. The actual simulations in the latter figure show that positive detection is achieved until 300 µF, above which the detection fails. This proves that the defined boundaries are conservative estimates as expected while choosing the step input that would make dependence on arc current and electrode gap length irrelevant.

Along with the mathematical exercise of defining conservative boundaries, it is important to gain insight on the physics in order to understand what to expect when the detection fails.
• The theory predicts that with higher load capacitance, there is a greater chance of failed detection. However, higher load capacitance also decreases the chance of sustained series arcs. While this can be an added benefit, apart from good inertia and stability in the dc microgrid,
high capacitance has protection issues, particularly during short circuit faults.

- Higher grid inductance is generally accompanied by increase in resistance that inevitably leads to a lower quality factor. This not only leads to failed detection, but also, sustained arcs are much more probable due to greater inductance. Therefore, long link lengths or extremely high supply converter output inductance should be avoided.

Response of the designed algorithm to measured load voltage data is also important. A series arcing instance measured for a 700 V, 1 kW constant power dc lamp supplied through a noisy supply and an inductance of 100 µH is shown in Fig. 8.

A typical 300 Hz noise signature corresponding to a 6 pulse rectifier is observed, which is removed using an additional notch filter designed in [21]. The offline algorithm response to the load voltage data is depicted and indicates that a set threshold of 6 V would provide a positive detection, while a value above 8 V would fail to trigger, as predicted.

The constant power dc lamp was a hardware blackbox which offered no flexibility in choosing the load capacitance, voltage and current. The subsequent section aims at further exploring the robustness and speed of the designed algorithm in a controlled lab setup by obtaining real time detection signals to series arcs created in circuits with known operating parameters.

IV. REAL TIME SERIES ARC DETECTION EXPERIMENTS

In order to validate the proposed detection scheme, experiments were conducted by introducing series arcs in dc circuits with different supply voltages. The designed algorithm was programmed into the micro-controller and the set threshold detection voltage magnitude was varied. Upon series arc introduction, real time detection signal obtained from the controller was analyzed under different scenarios.
inferred that if detection is obtained for tin coating, a faster detection can be obtained for copper electrodes with all other conditions kept the same. A sample measurement describing the electrical characteristics of the generated arc is shown in Fig. 10.

The detection algorithm depicted in Fig. 1 (c) is burnt into the controller. When the output of the programmed series arc detection algorithm is greater than the set threshold magnitude, a trigger signal is provided to the output pin ’GPIO3’ which triggers the oscilloscope.

**B. Experimental Results for Constant Power Load**

In order to create conditions conducive for obtaining series arcs, high current and voltage is needed, which is constraint by the 400 W dissipation capacity of the load. We empirically observed that possibility of arcing was a stronger function of current and chose 48 V and 8 A steady state operation for our measurements. Fig. 11 shows that the designed algorithm positively detects the series arcing event in real time.

Observe that the applied tin coating has a electrode dependent initial voltage drop of 12 V, which is lower than 13.3 V for that of copper electrodes considered in the theoretical section of this paper.

(b) Two different types of dc sources are used in series with a 100 µH output inductance. One is a 50 V 0-10 A constant voltage dc supply used to create 48 V, 8 A for experiments for constant power loads. For experiments with 100 V, 5 A, two of these are connected in series. Voltage across this source is observed to be highly stable. Second is a 600 V, 2.7 A dc supply with ability to operate in constant voltage or constant current mode. We operate it as 400 V, 2.5 A constant voltage mode supply to the constant resistance load. The supply voltage is observed to fluctuate with load changes.

(c) During series arc experiments with constant power dc load, an electronic load of 400 W, 400 V, 25 A rating is used. For constant resistance operation, load resistance connected in parallel with a 30 µF capacitor is used with a rating of 5.4 A.

(d) The voltage divider of 1000/3.3 V is used for sensing the load voltage across the capacitor.

(e) Measured input is provided to the Pin ‘ADCINA0’ of the analog to digital converter of the micro-controller LAUNCHXL-F28027 C2000 Piccolo LaunchPad Experimenter Kit.
Fig. 12: Real time arc detection for a; a) 100 V supply with 5 A load current b) 400 V supply with 2.5 A load current.
It can be seen that the internal battery of the load kicks in when current goes too low and extinguishes the arc. Due to this reason, obtaining a slower detection by choosing a higher threshold voltage was rendered impossible. Therefore, in order to obtain greater flexibility in controlling the experimental set-up, constant resistance load was chosen for the sensitivity analysis.

From simulations in [4], it can be seen that the dynamics of load voltage in response to a series arcing event is similar for both constant power and constant resistance load, particularly in the first few ms. Physically, it can be derived that voltage drop will be greater for constant power loads considering that they attempt to deliver the same power, while the power output drops with load voltage in case of constant resistance loads, thereby discharging the capacitor less. This translates to the inference that under similar conditions, if series arcs are detectable for constant resistance loads, they can be detected with constant power loads as well.

C. Experimental Results for Constant Resistance Load.

A series of experiments with real time arc detection with varying threshold detection voltages were performed on 100 V and 400 V supplies; results are plotted in Fig. 12 (a) and Fig. 12 (b) respectively.

The following is observed for each set of experiments:

- The detection time is within few milliseconds, and increases with increasing set threshold detection voltage. For a 6 V set threshold, the detection is rapid, at about 1 ms.
- The pitch of the signal, which is the duration when the controller output pin is high at ‘1’, indicates the sensitivity of the algorithm. Decreasing pitch as the set threshold voltage increases indicates a decreasing sensitivity.
- Detection time does not correlate for different supply voltages because different supply systems were used in each case. The 100 V supply did not fluctuate much and was more stable than the 400 V supply. It can be observed that the variation profile of load voltage in response to series arcs is different in these two situations, thereby resulting in different detection time.

V. Conclusion

It is proved that the set threshold voltages of 6 V and 7 V are sensitive in detecting series arcing for a wide range of natural frequencies and quality factors of the system configuration. Set thresholds of 8 V or more are sensitive only due to the amplifying effect of the circuit within the frequency spectrum of the designed bandpass filter of the detection algorithm. It is highlighted that 6 V is the best choice because it is more sensitive in the regions of interest, while being insensitive to low frequency grid voltage fluctuations associated with load changes at 100 Hz.

The detection time decreases with increasing natural frequency of the circuit until it saturates to a low value towards the outer limit of the filter band. The detection time dt of the algorithm varies between 0 < dt ≤ 3 ms depending on the circuit parameters like grid inductance, resistance and load capacitance mapped in the natural frequency in the range of 100 Hz -5 kHz and quality factors in the range of 0.25-4.

The zone of positive detection of series arcs by the algorithm is defined comprehensively for all load capacitance and grid inductance. For example, for a 100 µH inductance, the load capacitance should be lower than 60 µF to ensure positive detection if we do not take resistance into account. This limitation is improved to 400 µF with a higher quality factor of 0.5 and >1000 µF for quality factor of 1. Therefore, it is concluded that the zone of positive detection increases with quality factor for the same grid inductance due to its amplifying and attenuating effect on the arc detection signal. The boundaries are defined for copper electrodes and will theoretically hold for any electrode material that has an initial arc voltage drop greater than 13.3 V.

The detection scheme works in real time for both constant power and constant resistant loads for different supply voltage and load currents. Experimental results show that series arcs can be detected in about 1 ms after initiation for a set threshold of 6 V. The detection time increases with increasing set threshold voltage, while the sensitivity decreases. It is also observed that the detection time and sensitivity of the scheme was slightly different for different supply devices used because of their own source dynamics to the arcing event. It seems reasonable to conclude that 1-3 ms is the empirical detection time range and 6 V is a good set point for positive arc detection both theoretically and practically.

References

Laura Ramírez-Elizondo is assistant professor at the DC Systems, Energy Conversion & Storage group. In 2003, she received her bachelor’s degree in Electrical Engineering and her bachelor’s degree in Music with a major in Piano at the Universidad de Costa Rica. She graduated with honors from her M.Sc. studies in Electrical Power Engineering at Delft University of Technology in 2007. She holds a PhD in electrical engineering from the Delft University of Technology (2013).

Soumya Bandyopadhyay received the B.Tech. degree (First Class Honors) in electrical and electronics engineering from the Jadavpur University, Kolkata, India, in 2011 and the M.Sc. degree in electrical engineering in 2015 from the Delft University of Technology, The Netherlands, where he is currently working toward a PhD degree in the field of Low voltage distribution systems for future high efficiency and intelligent residential grids. His research interests include multi-objective optimization techniques for storage capacity and renewable source sizing for different Microgrids applications, smart charging of Electric Vehicles with V2H (vehicle to home) capability and wireless charging of electric vehicles.

Laurens Mackay was born in the Netherlands, and grew up in Switzerland. He obtained his Bachelor and Master of Science in Electrical Engineering and Information Technology at the Swiss Federal Institute of Technology Zurich (ETH) in 2011 and 2012 respectively. He started working on dc distribution grids in his masters thesis. Since 2014 he is pursuing his PhD at Delft University of Technology, The Netherlands. His research interests include all aspects of dc distribution grids.

Prof. Dr. Pavol Bauer is currently a full Professor with the Department of Electrical Sustainable Energy of Delft University of Technology and head of DC Systems, Energy Conversion and Storage group. He received Masters in Electrical Engineering at the Technical University of Kosice (85), Ph.D. from Delft University of Technology (95) and title prof. from the president of Czech Republic at the Brno University of Technology (2008) and Delft University of Technology (2016). From 2002 to 2003 he was working partially at KEMA (DNV GL, Arnhem) on different projects related to power electronics applications in power systems. He published over 72 journal and almost 300 conference papers in my field (with H factor Google scholar 32, Web of science 20), he is an author or co-author of 8 books, holds 4 international patents and organized several tutorials at the international conferences. I have worked on many projects for industry concerning wind and wave energy, power electronic applications for power systems such as Smarttrafo; HVDC systems, projects for smart cities such as PV charging of electric vehicles, PV and storage integration, contactless charging; and he participated in several Leonardo da Vinci and H2020 EU projects as project partner (ELINA, INETELE, E-Pragmatic) and coordinator (PEMCWebLab.com-EIDipe, SustEner, Eranet DCMICRO). He is a Senior Member of the IEEE (97), former chairman of Benelux IEEE Joint Industry Applications Society, Power Electronics and Power Engineering Society chapter, chairman of the Power Electronics and Power System Control (PEMC) council, member of the Executive Committee of European Power Electronics Association (EPE) and also member of international steering committee at numerous conferences.

Aditya Shekhar received his Masters in Electrical Power Engineering with Cum Laude from the Delft University of Technology (2015), where he is currently pursuing his Phd in DC systems. He was awarded the IDEA League Scholarship to work on his MSc thesis in ETH, Zurich’s High Voltage Laboratory (2015) and an honors degree for his internship in TNO in the field of solar roads and wireless energy transfer (2014). He obtained his undergraduate bachelor degree in Electrical with distinction from National Institute of Technology, Surat, India (2010) and gained experience as a field engineer in Uniphos Ltd (2011). Later, he worked as a researcher in IT, Bombay, India (2011-13).